发明名称 Circuit for adaptive sampling edge position control and a method therefor
摘要 A clock and data recovery circuit (CDR) for receiving high-speed digital data, and having an analog phase offset control capability, is improved by providing an adaptive sampling edge position control. A differential circuit samples the raw data signal at three closely spaced sampling points of the eye, and compares advanced and delayed sampled data with the nominal sampled data. If either the advanced or delayed sampled data differ from the nominal sampled data, i.e. if advanced or delayed errors are detected, a shift in the sampling edge position may be required. A logic circuit performs a method determining the occurrence of advanced or delayed errors over progressively longer time intervals, and to adjust the sampling edge position of the CDR by controlling the phase offset.
申请公布号 US2006034394(A1) 申请公布日期 2006.02.16
申请号 US20040984231 申请日期 2004.11.08
申请人 POPESCU PETRE;MCPHERSON DOUGLAS S;QUOC HAI T;WOLSKI STANISLAS 发明人 POPESCU PETRE;MCPHERSON DOUGLAS S.;QUOC HAI T.;WOLSKI STANISLAS
分类号 H04L27/22;H04L7/02 主分类号 H04L27/22
代理机构 代理人
主权项
地址