发明名称 High resolution digital clock multiplier
摘要 A high resolution programmable clock synthesizer that is portable across processes and, thus, process independent is disclosed herein. The clock synthesizer provides a dynamic solution, in that the frequency of the desired clock signal is programmable. Initially, a control unit monitors the input clock signal and the output clock signal to provide the appropriate control signals to a delay string buffer and a fine tuning unit based upon the desired frequency of the output clock signal. While the delay string buffer provides a coarse adjustment to the input clock signal, fine control is provided through the use of the fine tuning unit which further adjustments to the input clock signal. This clock synthesizer exceeds the accuracy of known delay line oscillators by using drive strengths of the in-loop elements to provide a better granularity for the clock synthesizer. Thereby, high resolution is achieved through the use of coarse adjustment, fine adjustment and addition of dither.
申请公布号 US2006034404(A1) 申请公布日期 2006.02.16
申请号 US20040919104 申请日期 2004.08.16
申请人 SARDA VIVEK 发明人 SARDA VIVEK
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利