发明名称 A METHOD FOR GENERATING OPTIMIZED CONSTRAINT SYSTEMS FOR RETIMABLE DIGITAL DESIGNS
摘要 A method for generating timing constraint systems, where the constrained object is a digital circuit, is provided, where the constraints are generated for the use of a digital logic optimization (synthesis) tool. The synthesis tool is used to optimize the circuit, under the applied constraints, so that the circuit exhibits certain desirable timing properties, while at the same time minimizing hardware cost and various other properties. The particular class of timing constraints generated by the disclosed invention is useful when the circuit is to be retimed after optimization. Typically, the joint use of the described invention and retiming results in improvements in the overall cost/performance tradeoff curve of the design. The invention comprises a method that comprises the following steps: (1) the flip-flops of the design are replaced with buffers having a negative delay whose magnitude is approximately the desired clock cycle time of the design; and (2) cycles in the design are broken using flip-flops having an infinite or quasi-infinite clock frequency (81, 82, 83, 87 AND 80). Following optimization by the synthesis tool, the temporary changes can be reverted, and retiming performed on the circuit.
申请公布号 WO2005029262(A3) 申请公布日期 2006.02.02
申请号 WO2004US30409 申请日期 2004.09.17
申请人 CADENCE DESIGN SYSTEMS, INC. 发明人 GIDON, ALEXANDER;KNAPP, DAVID
分类号 G06F;G06F7/38;G06F17/50 主分类号 G06F
代理机构 代理人
主权项
地址