发明名称 Active ESD shunt with transistor feedback to reduce latch-up susceptibility
摘要 A VDD-to-VSS clamp shunts current from a power node to a ground node within an integrated circuit chip when an electro-static-discharges (ESD) event occurs. A resistor and capacitor in series between power and ground generates a low voltage on a trigger node between the resistor and capacitor when an ESD event occurs. A p-channel transistor with its gate driven by the trigger node turns on, driving a gate node high. The gate node is the gate of an n-channel shunt transistor that shunts ESD current from power to ground. A p-channel feedback transistor terminates the ESD shunt current. The p-channel feedback transistor is connected between power and the trigger node, in parallel with the resistor, and has the gate node as its gate. When a latch up trigger occurs, such as electron injection, voltage drops across an N-well of the resistor is prevented by the parallel p-channel feed-back transistor.
申请公布号 US6989979(B1) 申请公布日期 2006.01.24
申请号 US20030605321 申请日期 2003.09.22
申请人 PERICOM SEMICONDUCTOR CORP. 发明人 TONG PAUL C. F.;CHEN WENSONG;XU PING PING;LIU ZHIQING
分类号 H02H3/20;H02H9/04 主分类号 H02H3/20
代理机构 代理人
主权项
地址