发明名称 Delay Locked Loop
摘要 Delayed locked loop (DLL) circuits and methods using a coarse-fine lock structure which prevent malfunction due to jitter or noise that causes erroneous transitions from a coarse-lock to a fine-lock delay. A phase detector uses two feedback signals to detect a phase of an external clock signal (or reference signal) based on a phase difference between the two feedback signals, thereby enabling a more accurate determination as to when to transition from a coarse-lock to a fine-lock delay. The phase difference of the two feedback signals can be regulated by using frequency information to set a phase difference between the first and second feedback signals to renders the detection process more robust against noise or jitter over a wide frequency band from a low frequency to a high frequency, for determining when to transition from the coarse-lock to the fine-lock.
申请公布号 KR100543460(B1) 申请公布日期 2006.01.20
申请号 KR20030045791 申请日期 2003.07.07
申请人 发明人
分类号 G11C11/407;H03L7/06;H03L7/081;H03L7/091 主分类号 G11C11/407
代理机构 代理人
主权项
地址