摘要 |
A vector permutation system ( 100 ) for a single-instruction multiple-data microprocessor has a set of vector registers ( 110 ) which feed vectors to permutation logic ( 120 ) and then to a negate block ( 130 ) where they are permuted and selectively negated according to control parameters received from a selected one of a set of control registers ( 140 ). A control arrangement ( 145, 150 ) selects which control register is to provide the control parameters. In this way no separate permutation instructions are necessary or need to be executed, and no permutation parameters need to be stored in the vector registers ( 10 ). This leads to higher performance, a smaller vector registers file and hence a smaller size of the microprocessor and better program code density.
|