发明名称 Memory device having delay locked loop
摘要 A memory device minimizes the skew between an external clock and a DQS (or DQ) after the locking state by regulating a delay ratio of a replica delay model to compensate errors of process, temperature or voltage change. The memory device comprises: an input clock buffer for buffering an externally inputted external clock to generate an internal clock; a DLL for delaying the internal clock to synchronize a phase of the external clock with that of a DQS; an output clock buffer for buffering an output clock outputted from the DLL; and an output control unit for generating the DQS using a clock outputted from the output clock buffer. Here, the DLL comprises a replica delay model for modeling delay factors of the input clock buffer and other delay factors until the output clock outputted from the delay line is outputted to the outside of a chip, and for regulating a delay ratio in response to a plurality of control signals inputted externally in a test mode.
申请公布号 US6985401(B2) 申请公布日期 2006.01.10
申请号 US20040857618 申请日期 2004.06.01
申请人 HYNIX SEMICONDUCTOR INC. 发明人 JANG EUN JUNG;LEE HYUNG DONG
分类号 G11C8/00;H03L7/081;G11C7/22;G11C11/407;G11C11/4076;G11C29/02;H03L7/06 主分类号 G11C8/00
代理机构 代理人
主权项
地址