发明名称
摘要 A circuit and method for iterative generation of the variables used in vector generation and linear interpolation. Most significant bits are added in a last pipeline stage. Less significant bits are added in earlier pipeline stages. Breaking addition into multiple parts with each part having fewer bits to add enables a faster iterative cycle rate compared to a single long adder. Part of the vector generation algorithm requires a decision step based on the sign of the complete addition. Since this sign is generated in the last stage of the pipeline, it is not available at the time needed by earlier stages of the pipeline. Therefore, all possible combinations of outcomes for earlier pipeline stages are simultaneously speculatively computed for use by following pipeline stages.
申请公布号 JP3732576(B2) 申请公布日期 2006.01.05
申请号 JP19960143077 申请日期 1996.06.05
申请人 发明人
分类号 G06F9/38;G06F7/50;G06F7/507;G06T11/20;G09G1/10 主分类号 G06F9/38
代理机构 代理人
主权项
地址