发明名称 Formal proof methods for analyzing circuit loading problems under operating conditions
摘要 A process for determining the optimum load driving capacity for each driving node in a complex logic circuit is disclosed. First, the logic equations of the logic circuit are extracted from a circuit description. Then, the fan-out of each driving node is analyzed to determine if the total number of pass transistor loads of the analyzed node is excessive compared to a predetermined driving capacity. For each flagged node, logic equations are added which represent the sum of the node's pass transistor loads, and further logic equations are added to compare the number of pass transistors turned on from one to the absolute maximum for the node. Then, a formal proof program is used to analyze the logic circuit and determine which of the comparators have a true output. For each flagged node, the comparator for the largest number which has a possible true output is identified to determine the highest possible actual load for the node; and, if necessary, the driving capacity of the node is adjusted to handle the determined highest possible actual load.
申请公布号 US6983429(B2) 申请公布日期 2006.01.03
申请号 US20030675851 申请日期 2003.09.30
申请人 BULL HN INFORMATION SYSTEMS INC. 发明人 SELWAY DAVID W.;SHAIEK BOUBAKER
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址