发明名称 Voltage droop suppressing active interposer
摘要 The invention proposes an interposer assembly architecture for noise suppression circuits on the package of a CPU or high power, high frequency VLSI device. In this architecture, charge is stored on dedicated capacitors at a voltage substantially higher than the operating voltage of the VLSI device. These capacitors are mounted upon active circuits that are packaged to match the size and form factor of the capacitors and this assembly is then attached to the package substrate. Charge is conveyed from the capacitor terminals on the backside of the packaged active circuits chip. Depending upon the capacitor construction, these terminals may either be double-sided contact terminals along the edge of the active device's package, or may be feed-through contacts. The active device attaches to the package substrate through both edge terminals and terminals built-up on the surface of the chip, increasing it's number of electrical pathways into the package substrate, matching the package substrate interconnect and reducing the electrical impedance of the charge flow path. The circuits within the active device may be any combination of semiconductor switches and/or voltage regulators, and may also contain voltage and current sensing circuitry.
申请公布号 US2005285252(A1) 申请公布日期 2005.12.29
申请号 US20040875022 申请日期 2004.06.24
申请人 NAIR RAJENDRAN 发明人 NAIR RAJENDRAN
分类号 G06F1/26;H01L23/48;H01L23/498;H01L23/50;H01L23/538;H01L25/16;(IPC1-7):H01L23/48 主分类号 G06F1/26
代理机构 代理人
主权项
地址