发明名称 Low power sleep mode operation technique for dynamic random access memory (DRAM) devices and integrated circuit devices incorporating embedded DRAM
摘要 A low power Sleep Mode operation technique for dynamic random access (DRAM) devices and integrated circuit devices incorporating embedded DRAM. By counting clock (CLK) cycles in accordance with the technique disclosed, refresh time (t<SUB>REF</SUB>) does not vary with all possible process corners, voltages and temperatures (PVT) since the clock signal exhibits a steady frequency over PVT applied to the DRAM and an internal timer placed on chip will vary directly with these parameters. After entering Sleep Mode, the main internal clock signal is inhibited from propagating around the device chip and, at this time, much of the associated circuitry can be power-gated to conserve power, typically with signals that have a boosted level to provide a negative gate-to-source voltage (V<SUB>GS</SUB>) on the power-gating transistors.
申请公布号 US2005286339(A1) 申请公布日期 2005.12.29
申请号 US20040878925 申请日期 2004.06.28
申请人 PARRIS MICHAEL C;JONES OSCAR FREDERICK JR;BUTLER DOUGLAS B 发明人 PARRIS MICHAEL C.;JONES OSCAR FREDERICK JR.;BUTLER DOUGLAS B.
分类号 G11C8/00;G11C11/406;(IPC1-7):G11C8/00 主分类号 G11C8/00
代理机构 代理人
主权项
地址