发明名称 Output buffer circuit with control circuit for modifying supply voltage and transistor size
摘要 In this invention, a control circuit ( 111 ) controls both the power supply voltage (VDDQ) and the transistor size of the external output buffer to thereby select the lowest supply voltage that achieves the impedance matching with the transmission line ( 100 ), to thereby save bus termination by a resistor, thus consequently achieving both the lowering of the power consumption and the speeding-up in the data transmission. The power consumption during the data transmission is proportional to the square of the supply voltage. If the operational supply voltage of the external output buffer is lowered, the power consumption will be reduced accordingly. If the operational supply voltage of the external output buffer is lowered, the impedance thereof will be increased apparently; and at the same time, if the transistor size of the external output buffer is increased, the increased impedance will be decreased. By bringing the output impedance (ON-resistance) of the external output buffer into conformity with the impedance of the transmission line, it becomes possible to output the signal without distortions on the waveform.
申请公布号 US2005258860(A1) 申请公布日期 2005.11.24
申请号 US20050188980 申请日期 2005.07.26
申请人 RENESAS TECHNOLOGY CORP. 发明人 SATOU TAKASHI;MATSUI SHIGEZUMI;LEE PETER;YOKOMIZO GOUICHI
分类号 G06F1/32;H03K19/00;H03K19/003;H04L25/02;(IPC1-7):H03K19/003 主分类号 G06F1/32
代理机构 代理人
主权项
地址
您可能感兴趣的专利