发明名称 Ferroelectric memory configuration having successively connected ferroelectric capacitor coupling to the gate of a read transistor and different bias voltages applied in read/write/erase
摘要 A semiconductor memory of this invention contains a memory cell block including a plurality of ferroelectric capacitors successively connected to one another along a bit line direction each for storing a data in accordance with displacement of polarization of a ferroelectric film thereof, and a reading transistor whose gate is connected to one end of the successively connected plural ferroelectric capacitors for reading a data by detecting the displacement of the polarization of the ferroelectric film of a ferroelectric capacitor selected from the plural ferroelectric capacitors. A set line is connected to the other end of the successively connected plural ferroelectric capacitors. A bit line is connected to the drain of the reading transistor at one end thereof. A reset line is connected to the source of the reading transistor at one end thereof. A plurality of word lines respectively corresponding to the plural ferroelectric capacitors are provided perpendicularly to the bit line, so as to select a ferroelectric capacitor from the plural ferroelectric capacitors for data write or data read.
申请公布号 US6967859(B2) 申请公布日期 2005.11.22
申请号 US20030626722 申请日期 2003.07.25
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. 发明人 KATO YOSHIHISA;SHIMADA YASUHIRO
分类号 G11C11/22;(IPC1-7):G11C11/22 主分类号 G11C11/22
代理机构 代理人
主权项
地址