发明名称 Redundancy architecture for repairing semiconductor memories
摘要 A redundancy architecture for improving the throughput of testing and repairing the semiconductor memory after packaging. A memory device is composed of a memory cell array including memory cells and first redundant cells, a data comparator comparing read data received from the memory cell array with anticipated data provided by an external tester to produce a data mismatch signal, a redundancy mapping circuit responsive to the data mismatch signal for detecting a defective address of the memory cell array, a nonvolatile memory storing the detected defective address, and a redundancy circuitry repairing the memory cell array by replacing ones of the memory cells associated with the defective address with the first redundant cells.
申请公布号 US6967878(B2) 申请公布日期 2005.11.22
申请号 US20030370578 申请日期 2003.02.24
申请人 ELPIDA MEMORY, INC. 发明人 DONO CHIAKI
分类号 G01R31/28;G11C7/00;G11C16/06;G11C29/00;G11C29/04;G11C29/12;H01L21/82;H01L21/822;H01L27/04;H01L31/0328;(IPC1-7):G11C29/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址