发明名称 Duty-cycle correction circuit
摘要 A duty-cycle correction (DCC) circuit adapted to adjust the duty cycle of a differential clock signal to conform it to the requirements of a half-rate clocking system. In a representative embodiment, the DCC circuit has a buffer circuit adapted to generate a differential output clock signal by adding offset voltage to a differential input clock signal. A feedback loop coupled to the buffer circuit processes the output clock signal to evaluate deviation of its duty-cycle value from 50% and, based on the evaluation, configures the buffer circuit to adjust the offset voltage such that the duty-cycle deviation is reduced. The feedback loop and the buffer circuit are controlled by a duty-cycle calibration engine, e.g., a digital logic circuit adapted to determine an appropriate value for the offset voltage, which causes the duty-cycle value in the output clock signal to be substantially 50% regardless of the duty-cycle value in the input clock signal. As a result, technological limitations in the circuit-fabrication process do not significantly reduce the yield of chips for half-rate clocking systems.
申请公布号 US2005253637(A1) 申请公布日期 2005.11.17
申请号 US20050129996 申请日期 2005.05.16
申请人 MAHADEVAN RAJ;PIALIS TONY 发明人 MAHADEVAN RAJ;PIALIS TONY
分类号 H03K3/00;H03K3/017;H03K5/156;(IPC1-7):H03K3/017 主分类号 H03K3/00
代理机构 代理人
主权项
地址