发明名称
摘要 A method of fabricating a ferroelectric memory transistor using a lithographic process having an alignment tolerance of delta , includes preparing a silicon substrate for construction of a ferroelectric gate unit; implanting boron ions to form a p- well in the substrate; isolating plural device areas on the substrate; forming a FE gate stack surround structure; etching the FE gate stack surround structure to form an opening having a width of L1 to expose the substrate in a gate region; depositing oxide to a thickness of between about 10 nm to 40 nm over the exposed substrate; forming a FE gate stack over the gate region, wherein the FE gate stack has a width of L2, wherein L2≥L1 + 2 delta ; depositing a first insulating layer over the structure; implanting arsenic or phosphorous ions to form a source region and a drain region; annealing the structure; depositing a second insulating layer; and metallizing the structure. A ferroelectric memory transistor includes a silicon substrate having a p- well formed therein; a gate region, a source region and a drain region disposed along the upper surface of said substrate; a FE gate stack surround structure having an opening having a width of L1 located about said gate region; a FE gate stack formed in said FE gate stack surround structure, wherein said FE gate stack has a width of L2, wherein L2≥L1 + 2 delta , wherein delta is the alignment tolerance of the lithographic process. <IMAGE>
申请公布号 JP3717039(B2) 申请公布日期 2005.11.16
申请号 JP19990211923 申请日期 1999.07.27
申请人 发明人
分类号 H01L21/8247;H01L21/336;H01L21/8246;H01L27/10;H01L27/105;H01L29/78;H01L29/788;H01L29/792;(IPC1-7):H01L27/105;H01L21/824 主分类号 H01L21/8247
代理机构 代理人
主权项
地址