发明名称 Multithreaded processor efficiency by pre-fetching instructions for a scheduled thread
摘要 A method and processor architecture are provided that enables efficient pre-fetching of instructions for multithreaded program execution. The processor architecture comprises an instruction pre-fetch unit, which includes a pre-fetch request engine, a pre-fetch request buffer, and additional logic components. A number of pre-defined triggers initiates the generation of a pre-fetch request that includes an identification (ID) of the particular thread from which the request is generated. Two counters are utilized to track the number of threads and the number of executed instructions within the threads, respectively. The pre-fetch request is issued to the lower level cache or memory and returns with a corresponding cache line, tagged with the thread ID. The cache line is stored in the pre-fetch request buffer along with its thread ID. When the particular thread later requires the instruction, the instruction is provided from within the pre-fetch request buffer at a shorter access latency than from the lower level cache or memory.
申请公布号 US6965982(B2) 申请公布日期 2005.11.15
申请号 US20010895227 申请日期 2001.06.29
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 NEMAWARKAR SHASHANK
分类号 G06F9/312;G06F9/38;G06F11/30;G06F12/08;(IPC1-7):G06F9/312 主分类号 G06F9/312
代理机构 代理人
主权项
地址