发明名称 Floating point pipeline method and circuit for fast inverse square root calculations
摘要 Methods and systems are provided for fast computation of reciprocal square root for floating-point numbers. A piece-wise linear approximation of the result mantissa is computed in two cycles and used as the input to an iteration sequence that converges cubically. Three iterations produce a result with accuracy sufficient for computer graphic applications. The initial estimate and input operand are scaled to minimize final adjustments to the result mantissa and final exponent adjustments required by the algorithm are performed concurrently with any adjustment required by rounding. A pipelined implementation of the algorithm produces a result with a latency of 24 and a repeat rate of 21 clock cycles.
申请公布号 US6963895(B1) 申请公布日期 2005.11.08
申请号 US20000562056 申请日期 2000.05.01
申请人 RAZA MICROELECTRONICS, INC. 发明人 COMSTOCK MARK H.
分类号 G06F7/38;G06F7/483;G06F7/552;(IPC1-7):G06F7/38 主分类号 G06F7/38
代理机构 代理人
主权项
地址