发明名称 DELAY LOCKED LOOP DEVICE
摘要 <p>The DLL circuit detects a frequency of an external clock signal and adjusts a coarse delay during a DLL circuit operation, thereby quickly terminating a feedback operation of the DLL circuit and having a reduced circuit area of a delay line. Therefore, the DLL circuit can be used for next generation high-integration and high-frequency memory devices such as DDR2 SDRAMs.</p>
申请公布号 KR20050105558(A) 申请公布日期 2005.11.04
申请号 KR20040030572 申请日期 2004.04.30
申请人 HYNIX SEMICONDUCTOR INC. 发明人 KANG, YONG GU;CHUN, JUN HYUN
分类号 G11C8/00;G11C11/4076;H03K5/13;H03L7/06;H03L7/081;(IPC1-7):G11C8/00 主分类号 G11C8/00
代理机构 代理人
主权项
地址