发明名称 High-speed synchronous counters with reduced logic complexity
摘要 Described are fast synchronous counters with reduced combinatorial logic. In one embodiment, a four-bit shift register is configured in a ring and preset with a data pattern (e.g., 1000). The register is then rapidly shifted into any of four unique states. Combinatorial logic connected to the shift register converts the four unique states into a two-bit binary signal representative of the four states. In the general case, counters in accordance with this embodiment represent N-bit binary numbers using 2N synchronous storage elements. Two or more counters can be combined to produce larger synchronous counters. An up/down counter in accordance with yet another embodiment is connected to a multi-path delay line to create a variable delay circuit. The switching speed of the delay circuit is independent of the number of delay settings. Also advantageous, the delay circuit scales linearly, in terms of power consumption and area, with changes in delay granularity.
申请公布号 US6961402(B1) 申请公布日期 2005.11.01
申请号 US20040977280 申请日期 2004.10.29
申请人 XILINX, INC. 发明人 YOUNIS AHMED
分类号 H03K23/54;H03K23/58;(IPC1-7):H03K21/00 主分类号 H03K23/54
代理机构 代理人
主权项
地址