发明名称 Phase locked loop including control circuit for reducing lock-time
摘要 A PLL circuit includes a control circuit for generating a reference control signal. A reception divider, reference divider, and transmission divider respectively divide an output signal of a receiver VCO according to a reception division data signal, an output signal of a crystal oscillator according to a reference division data signal, and an output signal of a transmitter VCO according to a transmission division data signal. A first and second phase detector respectively detect frequency and phase differences between a reception divider output and a reference divider output and between a transmission divider output and the reference divider output.
申请公布号 US6961399(B2) 申请公布日期 2005.11.01
申请号 US20010867971 申请日期 2001.05.30
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 LEE JONG-HAENG
分类号 H03L7/199;H03L7/23;(IPC1-7):H03D3/24;H04L25/00 主分类号 H03L7/199
代理机构 代理人
主权项
地址