发明名称 Dynamically configurable processor
摘要 A data processor, such as a DSP, includes a multiplier block having a multiplier front end for generating partial products from input operands, and further includes a plurality of ALUs having inputs that are switchably or programmably coupled, in a first mode of operation, to first data sources representing outputs of the multiplier front end. In the first mode of operation the ALUs add together partial products received from the multiplier front end to arrive at a multiplication result. In a second mode of operation the inputs of the plurality of ALUs are switchably or programmably coupled to second data sources for performing at least one of arithmetic and logical operations on data received from the second data sources.
申请公布号 US6959316(B2) 申请公布日期 2005.10.25
申请号 US20010726188 申请日期 2001.02.01
申请人 NOKIA MOBILE PHONES LIMITED 发明人 PARVIAINEN JARI A.
分类号 G06F7/52;G06F7/57;G06F9/302;(IPC1-7):G06F7/52 主分类号 G06F7/52
代理机构 代理人
主权项
地址