发明名称 Clock-pulse generator circuit
摘要 The circuit comprises a first ring oscillator comprising an odd number of inverting elements, a delay element and an output terminal; the delay element responds to a pulse at its input with a predetermined time delay with respect to a predetermined edge of the input pulse and substantially without time delay with respect to the other edge of the input pulse. With a view to avoiding start-up transients and generating pulses with a duty cycle that can be easily modified, the circuit comprises a second ring oscillator, having an output terminal connected to the output terminal of the first oscillator, and a bistable logic circuit having an output terminal connected to the common output of the first and the second oscillator. At least one of the inverting elements of the first oscillator and at least one of the inverting elements of the second oscillator form part of the bistable logic circuit.
申请公布号 US2005231293(A1) 申请公布日期 2005.10.20
申请号 US20050055539 申请日期 2005.02.09
申请人 STMICROELECTRONICS S.R.L. 发明人 CONFALONIERI PIERANGELO;ZAMPROGNO MARCO;NAGARI ANGELO
分类号 H03B1/00;H03H11/26;H03K5/00;H03K5/04;H03K5/13;(IPC1-7):H03B1/00 主分类号 H03B1/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利