发明名称 Field effect transistor structure with self-aligned raised source/drain extensions
摘要 Field effect transistor structures include a channel region formed in a recessed portion of a substrate. The recessed channel portion permits the use of relatively thicker source/drain regions thereby providing lower source/drain extension resistivity while maintaining the physical separation needed to overcome various short channel effects. The surface of the recessed channel portion may be of a rectangular, polygonal, or curvilinear shape. In a further aspect of the present invention, transistors are manufactured by a process in which a damascene layer is patterned, the channel region is recessed by etch that is self-aligned to the patterned damascene layer, and the gate electrode is formed by depositing a material over the channel region and patterned damascene layer, polishing off the excess gate electrode material and removing the damascene layer.
申请公布号 US6956263(B1) 申请公布日期 2005.10.18
申请号 US19990473394 申请日期 1999.12.28
申请人 INTEL CORPORATION 发明人 MISTRY KAIZAD R.
分类号 H01L21/336;H01L29/423;H01L29/78;(IPC1-7):H01L29/76 主分类号 H01L21/336
代理机构 代理人
主权项
地址
您可能感兴趣的专利