发明名称 Method and circuit for determining a slow clock calibration factor
摘要 <p>Shown is a method and circuit for determining a calibration factor between a fast, high accuracy clock signal and a slow, low accuracy clock signal, which can be realised with a minimum number of electronic units, and which obtains the calibration factor in a very short time, thus minimising power consumption of the circuit. The present invention operates by counting the number of cycles of a high accuracy clock signal during a single cycle of a low accuracy clock signal to obtain a first number representing the number of cycles counted and then successively summing the first number until a sum of the first numbers reaches a first predetermined value. The count of the number of summing operations required to reach the first predetermined value is then used to determine the calibration parameter, which is proportional to the number of summing operations. &lt;IMAGE&gt;</p>
申请公布号 EP1585223(A1) 申请公布日期 2005.10.12
申请号 EP20050252080 申请日期 2005.04.01
申请人 INTEGRATION ASSOCIATES INC. 发明人 ERDELYI, JANOS;ONODY, PETER
分类号 H03L1/00;H04B1/16;(IPC1-7):H03L1/00 主分类号 H03L1/00
代理机构 代理人
主权项
地址