发明名称 System for varying timing between source and data signals in a source synchronous interface
摘要 A system for measuring timing margins in an interface between a core and an input/output device on a chipset. In order to measure the amount of available variation in data and strobe signals, delay lines are introduced so that the data and strobe signals may be varied in relation to each other. By incrementally changing the delay and hence the time difference between the two signals, it is possible to determine the allowable variation when the device fails to operate. By providing delays on both sides, it is possible to determine the timing margin on both the setup and hold of the signals.
申请公布号 US6952790(B2) 申请公布日期 2005.10.04
申请号 US20010820898 申请日期 2001.03.30
申请人 INTEL CORPORATION 发明人 RAMANATHAN GIRISH P.;RAJAPPA SRINIVASAN T.
分类号 G01R31/319;G01R31/3193;(IPC1-7):G06F1/04 主分类号 G01R31/319
代理机构 代理人
主权项
地址