发明名称 Semiconductor memory device with redundancy circuit
摘要 A semiconductor device has a memory cell, decoders, a redundancy circuit and a mode setting circuit. The memory cell array has word lines including a redundant word line, bit lines and memory cells. A row decoder selects the word lines in response to a row address. Further, the row address decoder selects the redundant word line when a replacement signal is received. A column decoder selects the bit lines in response to a column address. A row address redundancy circuit stores a redundant row address. The row address redundancy circuit provides the replacement signal when the redundant row address corresponds to the received address. The mode setting circuit receives a mode signal having a normal mode and a test mode. The mode setting circuit outputs the replacement signal to the row decoder when the mode signal is in the normal mode, and prohibits an output of the replacement signal.
申请公布号 US2005207243(A1) 申请公布日期 2005.09.22
申请号 US20040001026 申请日期 2004.12.02
申请人 OKI ELECTRIC INDUSTRY CO., LTD. 发明人 KUROKI KOJI
分类号 G01R31/28;G11C7/00;G11C11/34;G11C11/401;G11C29/00;G11C29/04;(IPC1-7):G11C11/34 主分类号 G01R31/28
代理机构 代理人
主权项
地址