发明名称 Complementary transistors having different source and drain extension spacing controlled by different spacer sizes
摘要 Disclosed is a method of forming an integrated circuit structure having first-type transistors, such as P-type field effect transistors (PFETs) and complementary second-type transistors, such as N-type field effect transistors (NFETs) on the same substrate. More specifically, the invention forms gate conductors above channel regions in the substrate, sidewall spacers adjacent the gate conductors, and source and drain extensions in the substrate. The sidewall spacers are larger (extend further from the gate conductor) in the PFETs than in the NFETs. The sidewall spacers align the source and drain extensions during the implanting process. Therefore, the larger sidewall spacers position (align) the source and drain implants further from the channel region for the PFETs when compared to the NFETs. Then, during the subsequent annealing processes, the faster moving PFET impurities will be restrained from diffusing too far into the channel region under the gate conductor. This prevents the short channel effect that occurs when the source and drain impurities extend too far beneath the gate conductor and short out the channel region.
申请公布号 US6946709(B2) 申请公布日期 2005.09.20
申请号 US20030726326 申请日期 2003.12.02
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 YANG HAINING S.
分类号 H01L21/336;H01L21/8238;H01L27/092;H01L29/06;H01L29/10;(IPC1-7):H01L29/76;H01L29/94 主分类号 H01L21/336
代理机构 代理人
主权项
地址