发明名称 THREE-DIMENSIONAL DEVICE FABRICATION METHOD
摘要 A method is described for fabricating a three-dimensional integrated device including a plurality of vertically stacked and interconnected wafers. Wafers (1, 2, 3) are bonded together using bonding layers (26, 36) of thermoplastic material such as polyimide; electrical connections are realized by vias (12, 22) in the wafers connected to studs (27, 37). The studs connect to openings (13, 23) having a lateral dimension larger than that of the vias at the front surfaces of the wafers. Furthermore, the vias in the respective wafers need not extend vertically from the front surface to the back surface of the wafers. A conducting body (102), provided in the wafer beneath the device region and extending laterally, may connect the via with the matallized opening (103) in the back surface. Accordingly, the conducting path through the wafer may be led underneath the devices thereof. Additional connections may be made between openings (113) and studs (127) to form vertical heat conduction pathways between the wafers.
申请公布号 EP1573799(A1) 申请公布日期 2005.09.14
申请号 EP20020808338 申请日期 2002.12.20
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 POGGE, H., BERNHARD;YU, ROY
分类号 H01L25/065;H01L21/44;H01L21/56;H01L21/60;H01L21/768;H01L21/98;H01L23/48;H01L23/485 主分类号 H01L25/065
代理机构 代理人
主权项
地址