发明名称 Rectangular contact lithography for circuit performance improvement and manufacture cost reduction
摘要 An optical lithography method is disclosed that uses double exposure of a reusable template mask and a trim mask to fabricate regularly-placed rectangular contacts in standard cells of application-specific integrated circuits (ASICs). A first exposure of the reusable template mask with periodic patterns forms periodic dark lines on a wafer and a second exposure of an application-specific trim mask remove the unwanted part of the dark lines and the small cuts of the dark lines left form the rectangular regularly-placed contacts. All contacts are placed regularly in one direction while unrestrictedly in the perpendicular direction. The regular placement of patterns on the template mask enable more effective use of resolution enhancement technologies, which in turn allows a decrease in manufacturing cost and the minimum contact size and pitch. Since there is no extra application-specific mask needed comparing with the conventional lithography method for unrestrictedly-placed contacts, the extra cost is kept to the lowest. The method of the invention can be used in the fabrication of standard cells in application-specific integrated circuits (ASICs) to improve circuit performance and decrease circuit area and manufacturing cost.
申请公布号 US2005196685(A1) 申请公布日期 2005.09.08
申请号 US20050065413 申请日期 2005.02.24
申请人 WANG JUN;WONG ALFRED K.;LAM EDMUND Y. 发明人 WANG JUN;WONG ALFRED K.;LAM EDMUND Y.
分类号 G03F1/14;G03F7/20;G03F9/00;H01L21/00;(IPC1-7):G03F9/00 主分类号 G03F1/14
代理机构 代理人
主权项
地址