发明名称 Vorrichtung und Verfahren für einen Software-Haltepunkt während eines Verzögerungsschlitzes
摘要 A processor (100) is provided that is a programmable fixed point digital signal processor (DSP) with variable instruction length, offering both high code density and easy programming. Architecture and instruction set are optimized for low power consumption and high efficiency execution of DSP algorithms, such as for wireless telephones, as well as pure control tasks, The processor includes an instruction buffer unit (106), a program flow control unit (108), an address/data flow unit (110), a data computation unit (112), and multiple interconnecting busses. Dual multiply-accumulate blocks improve processing performance. A memory interface unit (104) provides parallel access to data and instruction memories. The instruction buffer is operable to buffer single and compound instructions pending execution thereof. A decode mechanism is configured to decode instructions from the instruction buffer. The use of compound instructions enables effective use of the bandwidth available within the processor. A soft dual memory instruction can be compiled from separate first and second programmed memory instructions. Instructions can be conditionally executed or repeatedly executed. Bit field processing and various addressing modes, such as circular buffer addressing, further support execution of DSP algorithms. The processor includes a multistage execution pipeline with pipeline protection features. Various functional modules can be separately powered down to conserve power. The processor includes emulation and code debugging facilities with support for cache analysis. <IMAGE>
申请公布号 DE69926458(D1) 申请公布日期 2005.09.08
申请号 DE1999626458 申请日期 1999.03.08
申请人 TEXAS INSTRUMENTS INC., DALLAS 发明人 ABIKO, SHIGESHI;LAURENTI, GILBERT;BUSER, MARK;PONSOT, ERIC
分类号 G06F5/01;G06F7/60;G06F7/74;G06F7/76;G06F9/30;G06F9/308;G06F9/315;G06F9/318;G06F9/32;G06F9/355;G06F9/38;H04M1/73;(IPC1-7):G06F11/00 主分类号 G06F5/01
代理机构 代理人
主权项
地址
您可能感兴趣的专利