发明名称 Binary Magnitude comparator
摘要 A magnitude comparator circuit may include a first circuit coupled to receive the operands to be compared, a second circuit coupled to the first circuit, and a third circuit coupled to the second circuit and coupled to receive a first operand of the operands to be compared. The first circuit is configured to generate a vector indicative of whether or not bits in the first operand and the second operand are equal. The second circuit receives the vector, and generates an indication of the first bit, beginning with the most significant bit, at which the first operand and the second operand differ. The third circuit receives the indication, and generates an indication of whether or not the first operand is greater than the second operand. In one embodiment, the first, second, and third circuits are included in a combined magnitude compare/count leading zero circuit. <IMAGE>
申请公布号 EP1296222(A3) 申请公布日期 2005.09.07
申请号 EP20020021241 申请日期 2002.09.18
申请人 BROADCOM CORPORATION 发明人 MURRAY, DANIEL C.
分类号 G06F7/02;G06F7/50;G06F9/30;G06F15/00;G06F15/76;H04L1/22;(IPC1-7):G06F7/02 主分类号 G06F7/02
代理机构 代理人
主权项
地址