发明名称 Semiconductor memory device having partially controlled delay locked loop
摘要 <p>A semiconductor memory device having a partially controlled delay locked loop includes a delay locked loop and a control signal generator. The control signal generator generates a first control signal and a second control signal, which are responsive to first through fifth mode selection signals for selecting operation modes of the semiconductor memory, device to partially turn the delay locked loop on or off. If the first control signal or the second control signal is activated, a portion of the delay locked loop to which the first or second control signal is applied is turned off. If the first control signal or the second control signal is deactivated, a portion of the delay locked loop to which the first or second control signal is applied is turned on. If the first mode selection signal is activated, only the second control signal is activated. If the second mode selection signal is activated, the first and second control signals are deactivated. If at least one of the third through fifth mode selection signals is activated, the first and second control signals are activated. Since the semiconductor memory device includes a built-in delay locked loop which is partially turned on or off, current consumption of the semiconductor memory device can be reduced.</p>
申请公布号 KR100510490(B1) 申请公布日期 2005.08.26
申请号 KR20020051630 申请日期 2002.08.29
申请人 发明人
分类号 G11C8/00;G11C7/10;G11C7/22;G11C11/407;G11C11/4076;H03K5/13;(IPC1-7):G11C8/00 主分类号 G11C8/00
代理机构 代理人
主权项
地址