发明名称 Apparatus for and method of noise suppression and dithering to improve resolution quality in a digital RF processor
摘要 A novel apparatus for and a method of noise and spurious tones suppression in a digital RF processor (DRP). The invention is well suited for use in highly integrated system on a chip (SoC) radio solutions that incorporate a very large amount of digital logic circuitry. The noise suppression scheme eliminates the noise caused by various on chip interference sources transmitted through electromagnetic, power, ground and substrate paths. The noise suppression scheme permits an all digital PLL (ADPLL) to operate in such a way to avoid generating the spurs that would normally be generated from the injection pulling effect of interfering sources on the chip. The frequency reference clock is retimed to be synchronous to the RF oscillator clock and used to drive the entire digital logic circuitry of the DRP. This ensures that the different clock edges throughout the system will not exhibit mutual drift. A method of improving the resolution quality of a time to digital converter within the ADPLL is also taught. The method dithers the reference clock by passing it through a delay circuit that is controlled by a sigma-delta modulator. The dithered reference clock reduces the affect on the phase noise at the output of the ADPLL due to ill-behaved quantization of the TDC timing estimation.
申请公布号 US2005186920(A1) 申请公布日期 2005.08.25
申请号 US20050062254 申请日期 2005.02.18
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 STASZEWSKI ROBERT B.;LEIPOLD DIRK;MUHAMMAD KHURRAM;REZEQ SAMEH S.
分类号 H03C3/00;H03L7/16;H04B1/04;H04B1/06;H04B1/68;(IPC1-7):H04B1/68 主分类号 H03C3/00
代理机构 代理人
主权项
地址