发明名称 Semiconductor memory device having duty cycle correction circuit and interpolation circuit interpolating clock signal in the semiconductor memory device
摘要 A semiconductor memory device having a duty cycle correction circuit and an interpolating circuit interpolating a clock signal in the semiconductor memory device are disclosed. The semiconductor memory device comprises a duty cycle correction circuit, which receives an external clock, corrects the duty cycle of the external clock, and outputs the corrected duty cycle. The duty cycle correction circuit comprises a first delay locked loop that receives the external clock, inverts the external clock, synchronizes the external clock with the inverted external clock, and outputs the synchronized clock; a second delay locked loop that receives the inverted external clock, synchronizes the inverted external clock with the external clock and outputs the synchronized clock; an inverting circuit that inverts the output signal of the first delay locked loop; an interpolation circuit that interpolates the output signal of the inverting circuit with the output signal of the second delay locked loop, and outputs the interpolated signal; and a control circuit that controls the interpolation circuit in response to the clock frequency information of the external clock.
申请公布号 US6934215(B2) 申请公布日期 2005.08.23
申请号 US20030656303 申请日期 2003.09.04
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 CHUNG HOE-JU;KIM KYU-HYOUN
分类号 G06F1/04;G06F1/10;G11C7/22;G11C11/40;G11C11/407;H03K5/05;H03K5/156;(IPC1-7):G11C8/00 主分类号 G06F1/04
代理机构 代理人
主权项
地址