发明名称 Layout technique for matched resistors on an integrated circuit substrate
摘要 Provided a method of reducing impedance variations in an electrical circuit structured and arranged for placement on an integrated circuit (IC) substrate. The method includes forming sets of parallel connected resistors, each set corresponding to one of the impedance devices on the IC. Each set also includes two or more parallel resistor paths, each resistor path including two or more cascaded resistors and has a total impedance value substantially equal to the predetermined impedance value of its corresponding impedance device. Finally, the method includes configuring the sets of parallel resistor paths to form an interdigital structure across the substrate when the electrical circuit is placed on the IC.
申请公布号 US2005179497(A1) 申请公布日期 2005.08.18
申请号 US20050103635 申请日期 2005.04.12
申请人 BROADCOM CORPORATION 发明人 SOBEL DAVID A.
分类号 H03F3/45;H03G1/00;(IPC1-7):H03F3/04;H03G3/12;H03G3/18;H03G3/30;H03F1/08;H03F1/34 主分类号 H03F3/45
代理机构 代理人
主权项
地址