发明名称 Circuit generating constant narrow-pulse-width bipolarity cycle monocycles using CMOS circuits
摘要 A mono-cycle generating circuit includes a multiplexer, a pulse generating circuit, and a buffer circuit. The multiplexer receives data of a logical 1 or a logical 0, determines whether to generate a positive mono-cycle or a negative mono-cycle, based upon the data, and outputs clock signals varying in time based upon the data. The pulse generating circuit is coupled to the multiplexer, receives the clock signals and generates a first series of pulses including an up-pulse preceding a down-pulse, or a second series of pulses including a down-pulse preceding an up-pulse, in response to the clock signals received by the multiplexer. The buffer circuit is coupled to the pulse generating circuit and includes a switch circuit and a common mode buffer. The switch circuit generates the positive mono-cycle or the negative mono-cycle, based upon whether the first series of pulses is received from the pulse generating circuit or the second series of pulses is received from the pulse generating circuit. The common mode buffer circuit is coupled to the switching circuit and reduces noise generated by the switch circuit.
申请公布号 US6927613(B2) 申请公布日期 2005.08.09
申请号 US20020235844 申请日期 2002.09.06
申请人 FREESCALE SEMICONDUCTOR, INC. 发明人 HUYNH PHUONG T.;OCHOA AGUSTIN;MCCORKLE JOHN
分类号 H03K5/05;H03K5/151;H03K7/04;(IPC1-7):H03K13/02 主分类号 H03K5/05
代理机构 代理人
主权项
地址