发明名称 SRAM cell
摘要 A SRAM cell includes double-gated PMOS and NMOS transistors to form a latch and retain a value. The unique MOSFET transistor architecture provides a four terminal device for independent gate control, a floating body device, and a dynamic threshold device. The channel may have a U-shaped cross-sectional area to increase the channel length and gate control. First and second insulating spacers are disposed on opposing sides of the top gate such that the first spacer is between the source and the top gate, and the second spacer is between the drain and the top gate. The source and drain include extensions that extend proximate to the spacers and couple to the channel. The spacers shield the channel from the field effect of the source and drain, and further resist compression of the channel by the source and drain.
申请公布号 US6919647(B2) 申请公布日期 2005.07.19
申请号 US20030733612 申请日期 2003.12.11
申请人 AMERICAN SEMICONDUCTOR, INC. 发明人 HACKLER, SR. DOUGLAS R.;PARKE STEPHEN A.;DEGREGORIO KELLY JAMES
分类号 H01L21/225;H01L21/336;H01L21/8234;H01L21/84;H01L27/088;H01L27/12;H01L29/786;H03K19/0948;(IPC1-7):H01L27/11 主分类号 H01L21/225
代理机构 代理人
主权项
地址