发明名称 Pocket implant for complementary bit disturb improvement and charging improvement of SONOS memory cell
摘要 A technique for forming at least part of an array of a dual bit memory core is disclosed. Initially, a portion of a charge trapping dielectric layer is formed over a substrate and a resist is formed over the portion of the charge trapping dielectric layer. The resist is patterned and a pocket implant is performed at an angle to establish pocket implants within the substrate. A bitline implant is then performed to establish buried bitlines within the substrate. The patterned resist is then removed and the remainder of the charge trapping dielectric layer is formed. A wordline material is formed over the remainder of the charge trapping dielectric layer and patterned to form wordlines that overlie the bitlines. The pocket implants serve to mitigate, among other things, complementary bit disturb (CBD) that can result from semiconductor scaling. As such, semiconductor devices can be made smaller and increased packing densities can be achieved by virtue of the inventive concepts set forth herein.
申请公布号 US2005153508(A1) 申请公布日期 2005.07.14
申请号 US20040755740 申请日期 2004.01.12
申请人 LINGUNIS EMMANUIL H.;WONG NGA-CHING A.;HADDAD SAMEER;RANDOLPH MARK W.;RAMSBEY MARK T.;MELIK-MARTIROSIAN ASHOT;RUNNION EDWARD F.;HE YI 发明人 LINGUNIS EMMANUIL H.;WONG NGA-CHING A.;HADDAD SAMEER;RANDOLPH MARK W.;RAMSBEY MARK T.;MELIK-MARTIROSIAN ASHOT;RUNNION EDWARD F.;HE YI
分类号 H01L21/265;H01L21/336;H01L21/8234;H01L21/8246;H01L27/115;H01L29/10;H01L29/792;(IPC1-7):H01L21/336 主分类号 H01L21/265
代理机构 代理人
主权项
地址