发明名称 Nitrided STI liner oxide for reduced corner device impact on vertical device performance
摘要 A method of fabricating an integrated circuit device comprises etching a trench in a substrate and forming a dynamic random access memory (DRAM) cell having a storage capacitor at a lower end and an overlying vertical metal oxide semiconductor field effect transistor (MOSFET) comprising a gate conductor and a boron-doped channel. The method includes forming trenches adjacent the DRAM cell and a silicon-oxy-nitride isolation liner on either side of the DRAM cell, adjacent the gate conductor. Isolation regions are then formed in the trenches on either side of the DRAM cell. Thereafter, the DRAM cell, including the boron-containing channel region adjacent the gate conductor, is subjected to elevated temperatures by thermal processing, for example, forming a support device on the substrate adjacent the isolation regions. The nitride-containing isolation liner reduces segregation of the boron in the channel region, as compared to an essentially nitrogen-free oxide-containing isolation liner.
申请公布号 EP1553631(A2) 申请公布日期 2005.07.13
申请号 EP20050250031 申请日期 2005.01.06
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION;INFINEON TECHNOLOGIES AG 发明人 BEINTNER, JOCHEN;DIVAKARUNI, RAMA;JAMMY, RAJARAO
分类号 H01L21/8242;H01L21/762;H01L27/108;H01L29/76;(IPC1-7):H01L27/108;H01L21/824 主分类号 H01L21/8242
代理机构 代理人
主权项
地址