发明名称 All-digital calibration of string DAC linearity using area efficient PWL approximation: eliminating hardware search and digital division
摘要 A system and method of calibrating a digital-to-analog converter (DAC) such as a resistor string DAC that reduces costs by making more efficient use of integrated circuit chip area, without requiring analog calibration circuits. The DAC calibration system includes a main DAC to be calibrated, a memory, and calibration logic circuitry for performing arithmetical operations. The memory stores a predetermined number of digital code values in respective memory locations, which are indexed by corresponding voltage values. The digital code values represent DAC input code values which, when applied to the main DAC, would generate the corresponding index voltage values as DAC output voltage levels. The stored DAC input code values and the corresponding DAC output voltage levels, which are determined using an external tester, define piecewise linear (PWL) breakpoint code values of a PWL approximation of the DAC transfer function.
申请公布号 US2005146452(A1) 申请公布日期 2005.07.07
申请号 US20040007604 申请日期 2004.12.08
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 KUYEL TURKER
分类号 H03M1/10;H03M1/76;(IPC1-7):H03M1/10 主分类号 H03M1/10
代理机构 代理人
主权项
地址