发明名称 Pulse generating circuit and high-side driver circuit
摘要 A pulse generating circuit that has a reset pulse generation circuit configured to output a reset pulse when an input signal changes from a first state to a second state and a set pulse generation circuit configured to output a set pulse when the input signal changes from the second state to the first state is provided. This reset/set pulse generation circuits each comprise a CMOS inverter and a delay unit. The delay unit includes a capacitor chargeable/dischargeable in response to an output signal of the CMOS inverter to output a delayed output signal. In the reset pulse generator circuit, its capacitor is connected between the CMOS inverter's output end and the power supply line. The set pulse generator circuit's capacitor is coupled between the CMOS inverter's output end and the ground line. The inverter circuit sets the output end at the power supply line before the state change of the input signal and sets this output end at the ground potential after the state change of the input signal.
申请公布号 US6903590(B2) 申请公布日期 2005.06.07
申请号 US20030443094 申请日期 2003.05.22
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 INDOH SHINOBU
分类号 H03K17/06;H03K17/16;H03K17/22;H03K17/687;(IPC1-7):H03K3/017 主分类号 H03K17/06
代理机构 代理人
主权项
地址