发明名称 Buffer management architecture and method for an infiniband subnetwork
摘要 An architecture and method for dynamically allocating and deallocating memory for variable length packets with a variable number of virtual lanes in an Infiniband subnetwork. This architecture uses linked lists and tags to handle the variable number of Virtual Lanes and the variable packet sizes. The memory allocation scheme is independent of Virtual Lane allocation and the maximum Virtual Lane depth. The disclosed architecture is also able to process Infiniband packet data comprising variable packet lengths, a fixed memory allocation size, and deallocation of memory when packets are either multicast or unicast. The memory allocation scheme uses linked lists to perform memory allocation and deallocation, while tags are used to track Infiniband subnetwork and switch-specific issues. Memory allocation and deallocation is performed using several data and pointer tables. These tables store packet data information, packet buffer address information, and pointer data and point addresses. The tags allow the memory allocation and deallocation process to correctly handle good and bad packets, as well as successive blocks within a data packet.
申请公布号 US6904507(B2) 申请公布日期 2005.06.07
申请号 US20020261146 申请日期 2002.09.30
申请人 AGILENT TECHNOLOGIES, INC. 发明人 GIL MERCEDES E
分类号 G06F12/00;H04L12/56;(IPC1-7):G06F12/00 主分类号 G06F12/00
代理机构 代理人
主权项
地址