发明名称 Frequency multiplier of clock capable of adjusting duty cycle of the clock and method thereof
摘要 <p>Provided is a frequency multiplier including a delay circuit, an XOR gate, and a control circuit and a method of operating such a frequency multiplier to adjust the duty cycle of a clock signal. During operation of the frequency multiplier the delay circuit receives a first clock signal and generates a delayed clock signal. The XOR gate receives the first clock signal and the delayed clock signal, performs an XOR operation on the received signals and outputs a second clock signal that has a frequency that is a multiple of the first clock signal. The control circuit monitors the phase difference between the first clock signal and the delayed clock signal and outputs a control signal corresponding to the detected phase difference to the delay circuit to adjust the time delay applied to the first clock signal by the delay circuit.</p>
申请公布号 KR100493046(B1) 申请公布日期 2005.06.07
申请号 KR20030006790 申请日期 2003.02.04
申请人 发明人
分类号 G06F1/06;H03B19/00;G01R25/04;G06F7/68;G11C11/407;G11C11/4076;H03K5/00;H03K5/04;H03K5/13;H03K5/156;H03L7/081;(IPC1-7):H03B19/00 主分类号 G06F1/06
代理机构 代理人
主权项
地址