发明名称
摘要 <p>A main power source supplies current through path impedance to a power terminal of an integrated circuit device under test (DUT). The DUT's demand for current at the power input terminal temporarily increases following edges of a clock signal applied to the DUT during a test as transistors within the IC switch in response to the clock signal edges. To limit variation (noise) in voltage at the power input terminal, an auxiliary power supply supplies an additional current pulse to the power input terminal to meet the increased demand during each cycle of the clock signal. The magnitude of the current pulse is a function of a predicted increase in current demand during that clock cycle, and of the magnitude of an adaption signal controlled by a feedback circuit provided to limit variation in voltage developed at the DUT's power input terminal.</p>
申请公布号 JP2005516226(A) 申请公布日期 2005.06.02
申请号 JP20030564605 申请日期 2003.01.29
申请人 发明人
分类号 G01R31/26;G01R31/28;G01R31/317;G01R31/319;G06F1/26;H01L21/66;(IPC1-7):G01R31/28 主分类号 G01R31/26
代理机构 代理人
主权项
地址