发明名称 CIRCUIT LAYOUT STRUCTURE
摘要 A circuit layout structure for a chip is provided. The chip has a bonding pad area, a nearby device area, and a substrate. The circuit layout structure essentially comprises a plurality of circuit layers, a plurality of dielectric layers and a plurality of vias. The circuit layers are sequentially stacked over the substrate. Each dielectric layer is sandwiched between a pair of adjacent circuit layers. The vias pass through the dielectric layers and electrically connect various circuit layers. The farthest circuit layer away from the substrate has pluralities of bonding pads within the bonding pad area. The bonding pads near the device area overstrides at least one non-signed circuit layer through the furthest circuit layer away from the substrate and electrically connects to a circuit layer nearer the substrate with vias. The circuit layout structure can avoid a direct conflict of signals between the power/ground circuits and the signal circuits.
申请公布号 US2005116356(A1) 申请公布日期 2005.06.02
申请号 US20040711281 申请日期 2004.09.07
申请人 CHANG CHI 发明人 CHANG CHI
分类号 H01L23/48;H01L23/485;H01L23/522;H01L23/528;H01L27/02;H01L29/40;(IPC1-7):H01L29/40 主分类号 H01L23/48
代理机构 代理人
主权项
地址