发明名称 Data recovery device using a sampling clock with a half frequency of data rate
摘要 A data recovery device using a sampling clock with a half frequency of data rate is disclosed, which includes a phase detection circuit, a charge pump and a double clock frequency oscillation circuit. The phase detection circuit receives a data signal and a first clock signal for generating an up-adjustment signal and a down-adjustment signal. The charge pump generates a control voltage in accordance with the up- and down-adjustment signals. The double clock frequency oscillation circuit receives the control voltage for generating the first clock signal with adjustment phase. The invention uses the sampling clock with a half frequency of the data rate not only reduces the die size, but also reduces the power consumption.
申请公布号 US2005116750(A1) 申请公布日期 2005.06.02
申请号 US20040929436 申请日期 2004.08.31
申请人 VIA TECHNOLOGIES, INC. 发明人 TSAI LEIF
分类号 H03L7/00;H03L7/06;H03L7/089;H03L7/091;H04L7/033;(IPC1-7):H03L7/06 主分类号 H03L7/00
代理机构 代理人
主权项
地址