发明名称 Dynamically reconfigurable power-aware, highly scaleable multiplier with reusable and locally optimized structures
摘要 A large bit width multiplier with multiple copies of a core small bit width multiplier and ROM cells. The present invention provides a power system that trades off processing speed against power dissipation. The present invention reduces power dissipation to about half of the best industry implementation at about half the speed. Its power dissipation is 10% of another industry standard implementation at 1.5 times the speed. The present invention has a gate count that is about twice the gate count for these implementations.
申请公布号 US2005120069(A1) 申请公布日期 2005.06.02
申请号 US20040001207 申请日期 2004.12.01
申请人 SHANKAR RAVI 发明人 SHANKAR RAVI
分类号 G06F7/48;G06F7/52;G06F7/523;(IPC1-7):G06F7/52 主分类号 G06F7/48
代理机构 代理人
主权项
地址