发明名称 CMOS TRANSISTOR WITH A POLYSILICON GATE ELECTRODE HAVING VARYING GRAIN SIZE
摘要 Polysilicon electrical depletion in a polysilicon gate electrode is reduced by depositing the polysilicon under controlled conditions so as to vary the crystal grain size through the thickness of the polysilicon. The resulting CMOS transistor may have two or more depth-wise contiguous regions of respective crystalline grain size, and the selection of grain size may be directed to maximize dopant activation in the polysilicon near the gate dielectric and to tailor the resistance of the polysilicon above that first region and more distant from the gate dielectric. A region of polycrystalline silicon may have a varying grain size as a function of a distance measured from a surface of the dielectric film.
申请公布号 US2005110096(A1) 申请公布日期 2005.05.26
申请号 US20040904565 申请日期 2004.11.16
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BALLANTINE ARNE W.;CHAN KEVIN K.;GILBERT JEFFREY D.;HOULIHAN KEVIN M.;MILES GLEN L.;QUINLIVAN JAMES J.;RAMAC SAMUEL C.;RICE MICHAEL B.;WARD BETH A.
分类号 H01L21/28;H01L21/336;H01L29/49;(IPC1-7):H01L29/76;H01L29/94;H01L31/062;H01L31/113;H01L31/119;H01L21/320;H01L21/476 主分类号 H01L21/28
代理机构 代理人
主权项
地址