发明名称 Multi-bit-per-cell flash EEPROM memory with refresh
摘要 A memory architecture for a non-volatile analog or multiple-bits-per-cell memory includes multiple separate memory arrays and multiple read/write pipelines. The multiple read/write pipelines share a read circuit and/or a write circuit to reduce the circuit area of each pipeline and the circuit area of the memory as a whole. In one embodiment, a shared write circuit generates a programming voltage that changes with an input signal representing values to be written to the memory. Each pipeline includes a sample-and-hold circuit that samples the programming voltage when the pipeline begins a write operation. The write circuit can additionally generate a verify voltage that a second sample-and-hold circuit in each pipeline samples when starting a write operation.
申请公布号 US6898117(B2) 申请公布日期 2005.05.24
申请号 US20010045505 申请日期 2001.10.18
申请人 SANDISK CORPORATION 发明人 SO HOCK C.;WONG SAU C.
分类号 G11C16/02;B64C27/00;G01N29/14;G01N29/22;G06F11/10;G11C11/56;G11C16/06;G11C29/42;G11C29/50;(IPC1-7):G11C16/04 主分类号 G11C16/02
代理机构 代理人
主权项
地址